首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >All-Digital 90° Phase-Shift DLL With Dithering Jitter Suppression Scheme
【24h】

All-Digital 90° Phase-Shift DLL With Dithering Jitter Suppression Scheme

机译:具有抖动抖动抑制方案的全数字90°相移DLL

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a 90° phase-shift delay-locked loop (DLL) used in dynamic RAM for data sampling clock generation. The proposed DLL alleviates process variation issues, which are mainly caused by the mismatch between the delay line segments in the previous 90° phase-shift DLLs, and reduces area by adopting a multiplying DLL-based structure. In addition, a novel jitter suppression scheme is also proposed to suppress control code dithering. A stochastic analysis is performed to evaluate the effectiveness of the proposed dithering jitter suppression. The proposed DLL is fabricated using a 45-nm CMOS process on an active area of and utilizes a 1.1 V supply voltage. The proposed DLL has an operating frequency ranging from 500 to 800 MHz and consumes 1.32 mW at 800 MHz. The measured rms and peak-to-peak output jitters are improved by 5.42% to 18.75% and 5.52% to 18.31%, respectively, in the entire operating frequency range.
机译:本文提出了一种用于动态RAM的90°相移延迟锁定环(DLL),用于生成数据采样时钟。所提出的DLL减轻了工艺变化问题,其主要是由先前的90°相移DLL中的延迟线段之间的不匹配引起的,并且通过采用基于乘法DLL的结构来减小了面积。另外,还提出了一种新颖的抖动抑制方案来抑制控制码抖动。进行随机分析以评估所提出的抖动抖动抑制的有效性。所建议的DLL是在有源区上使用45 nm CMOS工艺制造的,并使用1.1 V电源电压。提议的DLL具有500至800 MHz的工作频率,在800 MHz时消耗1.32 mW。在整个工作频率范围内,测得的均方根值和峰峰值输出抖动分别提高了5.42%至18.75%和5.52%至18.31%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号