首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >One-Cycle Correction of Timing Errors in Pipelines With Standard Clocked Elements
【24h】

One-Cycle Correction of Timing Errors in Pipelines With Standard Clocked Elements

机译:标准时钟元素的管道中时序误差的单周期校正

获取原文
获取原文并翻译 | 示例

摘要

One of the most aggressive uses of dynamic voltage scaling is timing speculation, which in turn requires fast correction of timing errors. The fastest existing error correction technique imposes a one-cycle time penalty only, but it is restricted to two-phase transparent latch-based pipelines. We perform one-cycle error correction by gating only the main latch in each stage of the pipeline that precedes a failed stage. This new method is applicable to widely used clocking elements, such as flip-flops and pulsed latches. Because it prevents inputs arriving at a stage, which is stalled, it can also be used in pipelines with multiple fan-in, fan-out, and looping. Simulations show an energy saving of 8%–12% with a target throughput of 0.9 instructions per cycle, and 15%–18% when the target is 0.8.
机译:动态电压缩放的最激进用途之一是时序推测,而时序推测又需要快速校正时序误差。现有最快的错误校正技术仅施加一个周期的时间损失,但仅限于两相基于透明锁存器的流水线。我们仅通过对失败阶段之前的管线的每个阶段中的主锁存器进行门控来执行单周期错误纠正。这种新方法适用于广泛使用的时钟元件,例如触发器和脉冲锁存器。因为它可以防止输入到达停滞的阶段,所以它也可以用于具有多个扇入,扇出和循环的管道。仿真显示,目标循环每周期0.9条指令的节能量为8%–12%,目标为0.8时的节能量为15%–18%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号