首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Statistical Timing Analysis Considering Device and Interconnect Variability for BEOL Requirements in the 5-nm Node and Beyond
【24h】

Statistical Timing Analysis Considering Device and Interconnect Variability for BEOL Requirements in the 5-nm Node and Beyond

机译:考虑器件和互连可变性的5nm节点及以上BEOL要求的统计时序分析

获取原文
获取原文并翻译 | 示例

摘要

In an increasing interconnect resistance era and aggressive metal pitch scaling, the elevating RC delay could significantly shadow the improvements from advanced device architectures and become a severe design issue. This paper will holistically analyze the interplay between transistors and interconnect delay and the variability induced by back-end-ofline (BEOL) process for the 5-nm node. A global sensitivity analysis using Monte Carlo simulation is employed as a powerful tool for understanding the significance of different variation sources and propagating these process uncertainties to circuit performance and parametric yield. For the BEOL integration process, our results show that dielectric κ-value is the most sensitive parameter. Regarding the patterning options, the BEOL process using self-aligned quadruple pattering with positive tone process requires more than a 4× process margin and suffers from 50% parametric yield loss. The required guardband for lithoetch litho-etch becomes as critical as for the self-aligned double patterning process when the overlay control is 6× higher than the critical dimension control. For trench patterning using spacerdefined techniques, a negative tone process is required to achieve a large process window. From a design perspective, the wire length in SoC can be optimized using a disruptive architecture as a vertical FET, which could potentially reduce the average wire length by 11%.
机译:在不断增加的互连电阻时代和激进的金属间距缩放中,不断增加的RC延迟可能会严重影响高级器件架构的改进,并成为严重的设计问题。本文将对5nm节点的晶体管之间的相互作用和互连延迟以及后端(BEOL)工艺引起的可变性进行整体分析。使用蒙特卡罗模拟进行的全局灵敏度分析被用作了解不同变化源的重要性并将这些工艺不确定性传播到电路性能和参数成品率的有力工具。对于BEOL积分过程,我们的结果表明介电常数κ值是最敏感的参数。关于构图选项,使用自对准四重图案与正色调工艺的BEOL工艺需要超过4倍的工艺裕度,并且遭受50%的参数良率损失。当覆盖控制比临界尺寸控制高6倍时,光刻法光刻所需的保护带就变得与自对准双图案化工艺一样重要。对于使用间隔物定义技术的沟槽图案,需要负色调处理以实现大的处理窗口。从设计角度来看,可以使用破坏性架构作为垂直FET来优化SoC中的导线长度,这有可能使平均导线长度减少11%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号