首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Three-Dimensional Monolithic FinFET-Based 8T SRAM Cell Design for Enhanced Read Time and Low Leakage
【24h】

Three-Dimensional Monolithic FinFET-Based 8T SRAM Cell Design for Enhanced Read Time and Low Leakage

机译:基于三维单片FinFET的8T SRAM单元设计,可延长读取时间并降低泄漏

获取原文
获取原文并翻译 | 示例

摘要

FinFETs have replaced planar MOSFETs due to their superior performance, power efficiency, and scalability. However, even FinFETs are expected to reach their scaling limits due to physical limits, process variations, and short-channel effects. As an alternative to device scaling, 3-D integrated circuits (ICs) can increase the number of transistors in a chip in the same footprint area. Among 3-D technologies, monolithic 3-D integration promises the highest density, performance, and power efficiency owing to its high-density monolithic intertier vias. A transistor-level monolithic implementation enables an independent optimization of transistor layers. However, it requires a new 3-D cell library. In this paper, we propose two new 3-D monolithic FinFET-based 8T SRAM cells and compare them with previously reported 6T and 8T SRAM cells implemented in 2-D/3-D. Both the proposed cells use pFinFET access transistors for better area efficiency in 3-D and low leakage current. One of the proposed cells utilizes independent-gate pFinFETs as pull-up transistors whose back gates are tied to the supply voltage for better writeability. This cell has 28.1% and 43.8% smaller footprint area, 31.6% and 43.2% smaller leakage current, and 53.2% and 29.0% lower read time compared with conventional 2-D 6T SRAM and 2-D 8T SRAM cells, respectively.
机译:FinFET因其卓越的性能,功率效率和可扩展性而取代了平面MOSFET。但是,由于物理限制,工艺变化和短通道效应,甚至FinFET也有望达到其缩放限制。作为设备缩放的替代方法,3-D集成电路(IC)可以增加相同占地面积内芯片中的晶体管数量。在3-D技术中,单片3-D集成由于其高密度单片层间过孔而具有最高的密度,性能和功率效率。晶体管级单片实现可实现晶体管层的独立优化。但是,它需要一个新的3-D细胞库。在本文中,我们提出了两个新的基于3D单片基于FinFET的8T SRAM单元,并将它们与以前报道的以2D / 3-D实现的6T和8T SRAM单元进行比较。两种拟议的单元均使用pFinFET存取晶体管,以实现3-D时更高的面积效率和低泄漏电流。所提出的单元之一利用独立栅极pFinFET作为上拉晶体管,其背栅极与电源电压相连,以实现更好的可写性。与传统的2-D 6T SRAM和2-D 8T SRAM单元相比,此单元的占位面积小28.1%和43.8%,漏电流小31.6%和43.2%,读取时间分别低53.2%和29.0%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号