首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 256/spl times/256 pixel smart CMOS image sensor for line-based stereo vision applications
【24h】

A 256/spl times/256 pixel smart CMOS image sensor for line-based stereo vision applications

机译:256 / spl times / 256像素智能CMOS图像传感器,用于基于行的立体视觉应用

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a 256/spl times/256 pixel smart CMOS image sensor for line based vision applications. By combining the edge-based analog processing technique with an active pixel array, a dense and fast on-chip analog image processing has been achieved. The on-chip processing unit includes (1) an analog histogram equalizer, (2) a programmable recursive Gaussian filter, (3) a spatio-temporal differentiator, and (4) a local extrema extractor. An electronic shutter is applied to the active pixel sensor array in order to adapt the exposure time as a function of global illumination. The on-chip histogram equalizer extends the image into a constant and optimal range for all the following processing operators and gives a stable and predictable precision of the analog processing. A prototype chip has been designed and fabricated in a standard 0.8-/spl mu/m CMOS process with double poly and double metal, giving a pixel pitch of 20 /spl mu/m and die size of 7/spl times/7 mm/sup 2/. A line processing time is compatible with TV line scan period. The worst case power consumption measures 40 mA at 5 V.
机译:本文提出了一种用于基于线的视觉应用的256 / spl times / 256像素智能CMOS图像传感器。通过将基于边缘的模拟处理技术与有源像素阵列相结合,可以实现密集且快速的片上模拟图像处理。片上处理单元包括:(1)模拟直方图均衡器;(2)可编程递归高斯滤波器;(3)时空微分器;以及(4)局部极值提取器。将电子快门应用于有源像素传感器阵列,以根据整体照明调整曝光时间。片上直方图均衡器将图像扩展到所有后续处理运算符的恒定和最佳范围,并提供了稳定且可预测的模拟处理精度。原型芯片已经通过标准的0.8- / spl mu / m CMOS工艺设计和制造,具有双多晶硅和双金属,像素间距为20 / spl mu / m,管芯尺寸为7 / spl倍/ 7 mm / sup 2 /。线路处理时间与电视线路扫描周期兼容。最坏情况下的功耗在5 V时为40 mA。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号