首页> 外文期刊>IEEE Journal of Solid-State Circuits >The Design and Analysis of a DLL-Based Frequency Synthesizer for UWB Application
【24h】

The Design and Analysis of a DLL-Based Frequency Synthesizer for UWB Application

机译:超宽带应用中基于DLL的频率合成器的设计与分析

获取原文
获取原文并翻译 | 示例
           

摘要

A delay-locked loop (DLL)-based frequency synthesizer is designed for the ultrawideband (UWB) Mode-1 system. This frequency synthesizer with 528-MHz input reference frequency achieves less than 9.5-ns settling time by utilizing wide loop bandwidth and fast-settling architecture. Additionally, a discrete-time model of the DLL and an analytical model of phase noise of the delay line are proposed in this work. Experimental results show great consistency with predicted settling time and phase noise. The circuit has been fabricated in a 0.18-μm CMOS technology and consumes only 54 mW from a 1.8-V supply. It exhibits a sideband magnitude of -35.4 dBc and -120-dBc/Hz phase noise at the frequency offset of 1 MHz.
机译:基于延迟锁定环(DLL)的频率合成器是为超宽带(UWB)Mode-1系统设计的。这种具有528MHz输入参考频率的频率合成器通过利用宽环路带宽和快速建立架构,实现了不到9.5ns的建立时间。另外,本文提出了DLL的离散时间模型和延迟线相位噪声的解析模型。实验结果表明与预计的建立时间和相位噪声具有很好的一致性。该电路采用0.18μmCMOS技术制造,从1.8V电源仅消耗54mW。在1 MHz的频率偏移下,它的边带幅度为-35.4 dBc,相位噪声为-120-dBc / Hz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号