...
首页> 外文期刊>Circuits, systems, and signal processing >A Novel Low Power Architecture for DLL-Based Frequency Synthesizers
【24h】

A Novel Low Power Architecture for DLL-Based Frequency Synthesizers

机译:基于DLL的频率合成器的新型低功耗架构

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a novel DLL-based frequency synthesizer architecture to generate fractional multiples of reference frequency and reduce the power consumption of the frequency synthesis block. The architecture is adopted for French VHF application as an example. The DLL architecture allows for minimal area, while consuming low power. The proposed circuit can operate at a substantially low supply voltage. The circuit level and system level designs are presented. It was shown that for the mentioned standard, a mere 27 delay stages for VCDL are sufficient to cover French VHF band. Simulation results confirm the analytical predictions. The proposed DLL-based frequency synthesizer is implemented in a 0.13 μm CMOS technology. This fractional DLL-based frequency synthesizer is adopted for 176 MHz to 216 MHz with maximum power consumption of 2.62 mW and RMS jitter of 10 ps @ 216 MHz.
机译:本文提出了一种新颖的基于DLL的频率合成器架构,以生成参考频率的分数倍并降低频率合成模块的功耗。以法国VHF应用为例。 DLL体系结构允许最小的面积,同时消耗低功耗。所提出的电路可以在相当低的电源电压下工作。介绍了电路级和系统级设计。结果表明,对于上述标准,VCDL仅27个延迟级就足以覆盖法国VHF频段。仿真结果证实了分析预测。所提出的基于DLL的频率合成器以0.13μmCMOS技术实现。这种基于DLL的分数频率合成器的工作频率为176 MHz至216 MHz,最大功耗为2.62 mW,RMS抖动为216 MHz时为10 ps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号