...
首页> 外文期刊>IEEE Transactions on Parallel and Distributed Systems >Modeled and measured instruction fetching performance for superscalar microprocessors
【24h】

Modeled and measured instruction fetching performance for superscalar microprocessors

机译:超标量微处理器的建模和测量指令获取性能

获取原文
获取原文并翻译 | 示例
           

摘要

Instruction fetching is critical to the performance of a superscalar microprocessor. We develop a mathematical model for three different cache techniques and evaluate its performance both in theory and in simulation using the SPEC95 suite of benchmarks. In all the techniques, the fetching performance is dramatically lower than ideal expectations. To help remedy the situation, we also evaluate its performance using prefetching. Nevertheless, fetching performance is fundamentally limited by control transfers. To solve this problem, we introduce a new fetching mechanism called a dual branch target buffer. The dual branch target buffer enables fetching performance to leap beyond the limitation imposed by conventional methods and achieve a high instruction fetching rate.
机译:指令获取对于超标量微处理器的性能至关重要。我们针对三种不同的缓存技术开发了数学模型,并使用SPEC95基准测试套件在理论上和仿真上评估了其性能。在所有技术中,获取性能都大大低于理想预期。为了帮助纠正这种情况,我们还使用预取来评估其性能。但是,获取性能从根本上受到控制传递的限制。为了解决这个问题,我们引入了一种新的获取机制,称为双分支目标缓冲区。双分支目标缓冲区使取回性能跨越了常规方法所施加的限制,并实现了高指令取回率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号