首页> 外文期刊>IEEE Transactions on Parallel and Distributed Systems >NVM Way Allocation Scheme to Reduce NVM Writes for Hybrid Cache Architecture in Chip-Multiprocessors
【24h】

NVM Way Allocation Scheme to Reduce NVM Writes for Hybrid Cache Architecture in Chip-Multiprocessors

机译:用于减少芯片多处理器中混合缓存体系结构的NVM写入的NVM方式分配方案

获取原文
获取原文并翻译 | 示例

摘要

Hybrid cache architectures (HCAs) containing both SRAM and non-volatile memory (NVM) have been proposed to overcome the disadvantages of NVM-based cache architecture. Most previous works have concentrated on managing write-intensive blocks by storing these blocks to SRAM to reduce the number of the write operations to NVM. However, they have not focused on reducing linefill operations which also occupy a large portion of overall NVM write counts in chip-multiprocessor (CMP) environments. This paper proposes an NVM way allocation scheme, taking into account the NVM linefill counts as well as cache miss rate and the NVM write hit counts during victim selection. Three metrics are introduced to estimate the effectiveness of NVM way allocation: Miss counts change (ΔM), write counts change (ΔW), and NVM write counts change (ΔNVMW). An algorithm to minimize the write counts of NVM based on these metrics is proposed as well. Our experimental results show that dynamic energy consumption is reduced by 37.5 percent on average.
机译:为了克服基于NVM的缓存体系结构的缺点,已经提出了同时包含SRAM和非易失性存储器(NVM)的混合缓存体系结构(HCA)。先前的大多数工作都集中在通过将这些块存储到SRAM来减少对NVM的写操作次数来管理写密集型块。但是,他们并未集中精力减少在芯片多处理器(CMP)环境中占整个NVM写计数很大一部分的换行操作。本文提出了一种NVM方式分配方案,其中考虑了NVM行填充计数,高速缓存未命中率以及受害者选择期间的NVM写命中计数。引入了三个指标来评估NVM方式分配的有效性:未命中计数更改(ΔM),写计数更改(ΔW)和NVM写计数更改(ΔNVMW)。还提出了一种基于这些指标来最小化NVM写入次数的算法。我们的实验结果表明,动态能耗平均降低了37.5%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号