首页> 外文期刊>Nuclear Instruments & Methods in Physics Research >Vertically integrated deep N-well CMOS MAPS with sparsification and time stamping capabilities for thin charged particle trackers
【24h】

Vertically integrated deep N-well CMOS MAPS with sparsification and time stamping capabilities for thin charged particle trackers

机译:垂直集成的深N阱CMOS MAPS,具有稀疏化和时间戳功能,适用于薄带电粒子跟踪器

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

A fine pitch, deep N-well CMOS monolithic active pixel sensor (DNW CMOS MAPS) with sparsified readout architecture and time stamping capabilities has been designed in a vertical integration (3D) technology. In this process, two 130 nm CMOS wafers are face-to-face bonded by means of thermo-compression techniques ensuring both the mechanical stability of the structure and the electrical interconnection between circuits belonging to different layers. This 3D design represents the evolution of a DNW monolithic sensor already fabricated in a planar 130 nm CMOS technology in view of applications to the vertex detector of the International Linear Collider (ILC). The paper is devoted to discussing the main design features and expected performance of the 3D DNW MAPS. Besides describing the front-end circuits and the general architecture of the detector, the work also provides some results from calculations and Monte Carlo device simulations comparing the old 2D solution with the new 3D one and illustrating the attainable detection efficiency improvements.
机译:采用垂直集成(3D)技术设计了具有稀疏读出结构和时间戳功能的细间距,深N阱CMOS单片有源像素传感器(DNW CMOS MAPS)。在此过程中,两个130 nm CMOS晶圆通过热压技术面对面粘合,从而确保了结构的机械稳定性以及属于不同层的电路之间的电互连。考虑到在国际直线对撞机(ILC)的顶点检测器中的应用,这种3D设计代表了已经用平面130 nm CMOS技术制造的DNW单片传感器的发展。本文致力于讨论3D DNW MAPS的主要设计功能和预期性能。除了描述前端电路和检测器的总体架构之外,这项工作还提供了一些计算结果和蒙特卡洛设备仿真的结果,将旧的2D解决方案与新的3D解决方案进行了比较,并说明了可实现的检测效率提高。

著录项

  • 来源
  • 作者单位

    Universita di Pavia. Dipartimento di Elettronica, Via Ferrata 1,1-27100 Pavia, Italy,INFN, Sezione di Pavia. Via Bassi 6,1-27100 Pavia, Italy;

    Universita di Pavia. Dipartimento di Elettronica, Via Ferrata 1,1-27100 Pavia, Italy,INFN, Sezione di Pavia. Via Bassi 6,1-27100 Pavia, Italy;

    Universita di Bergamo, Dipartimento di Ingegneria Industriale Via Marconi 5,1-24044 Dalmine (BC), Italy,INFN, Sezione di Pavia. Via Bassi 6,1-27100 Pavia, Italy;

    Universita di Bergamo, Dipartimento di Ingegneria Industriale Via Marconi 5,1-24044 Dalmine (BC), Italy,INFN, Sezione di Pavia. Via Bassi 6,1-27100 Pavia, Italy;

    Universita di Bergamo, Dipartimento di Ingegneria Industriale Via Marconi 5,1-24044 Dalmine (BC), Italy,INFN, Sezione di Pavia. Via Bassi 6,1-27100 Pavia, Italy;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    DNW MAPS; CMOS; vertical integration; sparse readout; low noise front-end electronics;

    机译:DNW地图;CMOS;垂直整合;稀疏的读出低噪声前端电子;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号