...
首页> 外文期刊>Microprocessors and Microsystems >Design of a bus-based shared-memory multiprocessor DICE
【24h】

Design of a bus-based shared-memory multiprocessor DICE

机译:基于总线的共享内存多处理器DICE的设计

获取原文
获取原文并翻译 | 示例
           

摘要

DICE is a shared-bus multiprocessor based on a distributed shared-memory architecture, known as cache-only memory architecture (COMA). Unlike previous COMA proposals for large-scale multiprocessing, DICE utilizes COMA to effectively decrease the speed gap between modern high-performance microprocessors and the bus. DICE tries to optimize COMA for a shared-bus medium, in particular to reduce deterimental effects of the cache coherence and the `last memory block' problem on replacement. In this paper, we present a global bus design of DICE based on the IEEE futurebus+ backplane bus and the Texas Instruments chip-set. Our design demonstrates that necessary bus transactions for DICE can be done efficiently with existing standard bus signals. Considering the benefits of COMA and the moderate design complexity it adds to the conventional shared-bus multiprocessor design, a bus-based COMA multiprocessor, such as DICE, can become a viable candidate for future shared-bus multiprocessor designs.
机译:DICE是基于分布式共享内存体系结构的共享总线多处理器,称为仅缓存内存体系结构(COMA)。与以前的COMA关于大规模多处理的建议不同,DICE利用COMA有效地减小了现代高性能微处理器和总线之间的速度差距。 DICE尝试针对共享总线介质优化COMA,尤其是减少缓存一致性和替换时的“最后一个内存块”问题的不利影响。在本文中,我们介绍了基于IEEE futurebus +背板总线和德州仪器(TI)芯片组的DICE的全局总线设计。我们的设计表明,使用现有的标准总线信号可以有效地完成DICE的必要总线事务。考虑到COMA的好处和适度的设计复杂性,它增加了传统的共享总线多处理器设计,基于总线的COMA多处理器(例如DICE)可以成为未来共享总线多处理器设计的可行选择。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号