首页> 外文期刊>Microprocessors and microsystems >Design of high-performance QCA incrementer/decrementer circuit based on adder/subtractor methodology
【24h】

Design of high-performance QCA incrementer/decrementer circuit based on adder/subtractor methodology

机译:基于加法器/减法器的高性能QCA增量器/减量器电路设计

获取原文
获取原文并翻译 | 示例
           

摘要

This paper focuses on a novel design of an adder/subtractor-based incrementer/decrementer using quantum-dot cellular automata (QCA) technology. QCA is a promising nanotechnology that offers new techniques of computation and data transmission. We use the multilayer crossover technique in the proposed designs to achieve low latency and area for the scalability feature. Moreover, new designs of QCA half and full adders are proposed to improve the operating speed of the incrementer/decrementer. The working of the proposed designs is analyzed via the QCA simulator tool, and the results are compared with previous studies in terms of cell count, area, and latency. According to the analysis, the presented designs perform well; for example, the proposed 4-bit incrementer design shows an improvement of 65 % in terms of area usage and 3.2 times lower latency compared to its existing counterpart. (C) 2019 Elsevier B.V. All rights reserved.
机译:本文着重于使用量子点元胞自动机(QCA)技术的基于加法器/减法器的增量器/减量器的新颖设计。 QCA是一种有前途的纳米技术,可提供计算和数据传输的新技术。我们在提出的设计中使用多层交叉技术来实现可扩展性功能的低延迟和低面积。此外,提出了QCA半加法器和全加法器的新设计,以提高增量器/减量器的工作速度。通过QCA仿真器工具分析了提出的设计的工作原理,并将结果与​​以前的研究进行了细胞数量,面积和等待时间的比较。根据分析,提出的设计性能良好;例如,提出的4位增量器设计与现有同类产品相比,在面积使用方面提高了65%,延迟降低了3.2倍。 (C)2019 Elsevier B.V.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号