首页> 外文期刊>Microprocessors and microsystems >Fault-tolerant nanoscale architecture based on linear threshold gates with redundancy
【24h】

Fault-tolerant nanoscale architecture based on linear threshold gates with redundancy

机译:基于具有冗余度的线性阈值门的容错纳米级体系结构

获取原文
获取原文并翻译 | 示例

摘要

One of the main objectives of the data computing and memory industry is to keep and ever accelerate the increase of component density reached in nowadays integrated circuits in future technologies based on ultimate CMOS and new emerging research devices. The worldwide-accepted predictions with these technologies indicate a remarkable reduction of the components quality, because of the manufacturing process complexity and the erratic behavior of devices, causing a drop in the system reliability if we maintain the same design rules than today. Together with the introduction of new devices, new architectural design paradigms have to be included. Fault tolerant techniques are considered necessary and relevant in this scenario. In this paper we present a fault-tolerant nanoscale architecture based on the implementation of logic systems with Averaging Cells Linear Threshold Gates (AC-LTGs). We compare the tolerance to manufacturing and environment deviation of our approach and the well known NAND multiplexing technique. We show that the AC-LTG is a valuable alternative in specific nanoscale conditions.
机译:数据计算和存储行业的主要目标之一是,在过去基于最终CMOS和新兴研究设备的未来技术中,要保持并不断提高当今集成电路中达到的组件密度。这些技术在全球范围内的预测表明,由于制造过程的复杂性和设备的不稳定行为,组件质量将显着下降,如果我们保持与今天相同的设计规则,则会导致系统可靠性下降。随着新设备的引入,新的建筑设计范式也必须包括在内。在这种情况下,容错技术被认为是必要且相关的。在本文中,我们基于具有平均单元线性阈值门(AC-LTG)的逻辑系统的实现,提出了一种容错纳米级体系结构。我们比较了我们的方法和众所周知的NAND复用技术对制造和环境偏差的容忍度。我们表明,AC-LTG在特定的纳米级条件下是一种有价值的替代品。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号