首页> 外文期刊>Microprocessors and microsystems >Utilizing multi-bit connections to improve the area efficiency of unidirectional routing resources for routing multi-bit signals on FPGAs
【24h】

Utilizing multi-bit connections to improve the area efficiency of unidirectional routing resources for routing multi-bit signals on FPGAs

机译:利用多位连接来提高单向路由资源的区域效率,以便在FPGA上路由多位信号

获取原文
获取原文并翻译 | 示例
           

摘要

Field Programmable Gate Arrays (FPGAs) are increasingly being used to implement large datapath-oriented applications that are designed to process multiple-bit wide data. Studies have shown that the regularity of these multi-bit signals can be effectively exploited to reduce the implementation area of datapath circuits on FPGAs that employ the traditional bidirectional routing. Most of modern FPGAs, however, employ unidirectional routing tracks which are more area and delay efficient. No study has investigated the design of multi-bit routing architectures to effectively transport multiple-bit wide signals using unidirectional routing tracks. This paper presents such an investigation of architectures which employ multi-bit connections and unidirectional routing resources to exploit datapath regularity. It is experimentally shown that unidirectional multi-bit routing architectures are 8.6% more area efficient than the conventional routing architecture. This paper also determines the most area efficient proportion of multi-bit routing tracks.
机译:现场可编程门阵列(FPGA)越来越多地用于实现面向大型数据路径的应用程序,这些应用程序旨在处理多位宽的数据。研究表明,可以有效利用这些多位信号的规律性,以减少采用传统双向路由的FPGA上数据路径电路的实现面积。但是,大多数现代FPGA都采用单向路由选择轨迹,这具有更大的面积和更高的延迟效率。尚无研究调查多位路由体系结构的设计,以使用单向路由轨道有效传输多位宽信号。本文提出了对采用多位连接和单向路由资源来利用数据路径规则性的体系结构的研究。实验表明,单向多位路由体系结构的面积效率比常规路由体系结构高8.6%。本文还确定了多位路由迹线中最有效的区域比例。

著录项

  • 来源
    《Microprocessors and microsystems》 |2012年第3期|p.167-175|共9页
  • 作者单位

    Department of Electrical and Computer Engineering, Ryerson University, 350 Victoria Street, Toronto, Ontario, Canada MSB 2K3;

    Department of Electrical and Computer Engineering, Ryerson University, 350 Victoria Street, Toronto, Ontario, Canada MSB 2K3;

    Department of Electrical and Computer Engineering, Ryerson University, 350 Victoria Street, Toronto, Ontario, Canada MSB 2K3;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    field programmable gate arrays (FPGAs); routing resources; datapath; area efficiency;

    机译:现场可编程门阵列(FPGA);路由资源;数据路径面积效率;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号