首页> 外文期刊>Microelectronics & Reliability >A dynamic partial reconfiguration design flow for permanent faults mitigation in FPGAs
【24h】

A dynamic partial reconfiguration design flow for permanent faults mitigation in FPGAs

机译:动态局部重配置设计流程,用于减轻FPGA中的永久性故障

获取原文
获取原文并翻译 | 示例

摘要

Dynamic Partial Reconfiguration (DPR) has been used as a solution to deal with permanent faults in space-borne based on off-the-shelf Field Programmable Gate Array (FPGA) devices when they are exposed to the radiation environment. Mechanisms based on DPR must detect the permanent fault in a module and perform the re-configuration process. A major issue is the amount of silicon resources reserved for that, as the design methodology employed so far requires different partial implementations for the same module. This work proposes a design flow and describes a mechanism to deal with permanent faults, in which the amount of Reconfigurable Partitions (RPs) is reduced, resulting in a better usage of silicon resources available in an FPGA.
机译:当部分现成的现场可编程门阵列(FPGA)设备暴露在辐射环境中时,动态部分重配置(DPR)已被用作解决航天器中永久性故障的解决方案。基于DPR的机制必须检测模块中的永久性故障并执行重新配置过程。一个主要问题是为此预留的硅资源数量,因为迄今为止采用的设计方法要求对同一模块进行不同的部分实现。这项工作提出了一个设计流程,并描述了一种处理永久性故障的机制,其中减少了可重配置分区(RP)的数量,从而更好地利用了FPGA中可用的硅资源。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号