首页> 外文期刊>Microelectronics journal >Library based macro-modeling methodology for Through Silicon Via (TSV) arbitrary arrays
【24h】

Library based macro-modeling methodology for Through Silicon Via (TSV) arbitrary arrays

机译:通过硅通孔(TSV)任意阵列的基于库的宏建模方法

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a novel library-based macro-modeling technique is developed to extract equivalent RLGC model which is spice compatible for TSV arrays of any size N x M. The built model accounts for Through Silicon Via (TSV) parasitic dependence on the array structural parameters and the frequency dependent properties of the silicon substrate. The developed macro-model constructs an equivalent parasitic matrix that could be used by circuit simulators to estimate the maximum signal frequency as well as noise in the TSV array. The key idea of the macro-model is to partition any given TSV arrays into smaller and fixed-size arrays. Smaller arrays are characterized and their parasitic are stored in the library. Using a divide and conquer technique, the final solution of the TSV array is produced. A detailed comparison of the proposed macro-modeling technique against the parasitic extracted by microwave simulation, for different structures with different sizes, shows a maximum error of 10% and an average error of 5%. Furthermore, the performance of library based macro-modeling is order of magnitude faster than the microwave simulation. (C) 2015 Elsevier Ltd. All rights reserved.
机译:在本文中,开发了一种新颖的基于库的宏建模技术,以提取等效的RLGC模型,该模型可与任意大小N x M的TSV阵列进行香料兼容。构建的模型解决了硅穿孔(TSV)对阵列的寄生依赖性硅基板的结构参数和频率相关特性。所开发的宏模型构建了等效的寄生矩阵,电路仿真器可使用该矩阵来估计TSV阵列中的最大信号频率以及噪声。宏模型的关键思想是将任何给定的TSV阵列划分为较小的固定大小的阵列。较小的阵列具有特征,并且其寄生存储在库中。使用分而治之的技术,产生了TSV阵列的最终解决方案。对于具有不同尺寸的不同结构,所提出的宏建模技术与通过微波仿真提取的寄生虫的详细比较显示出最大误差为10%,平均误差为5%。此外,基于库的宏建模的性能要比微波仿真快几个数量级。 (C)2015 Elsevier Ltd.保留所有权利。

著录项

  • 来源
    《Microelectronics journal》 |2015年第12ptaa期|1291-1303|共13页
  • 作者单位

    Amer Univ Cairo, CND, Zewail City Sci & Technol, Cairo, Egypt;

    Amer Univ Cairo, CND, Zewail City Sci & Technol, Cairo, Egypt|Benha Univ, Benha Fac Engn, Banha, Egypt;

    Cairo Univ, Mentor Graph, Fac Engn, Elect & Commun Dept, Cairo, Egypt;

    Amer Univ Cairo, CND, Zewail City Sci & Technol, Cairo, Egypt;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    TSV arrays; Macro-modeling; 3D IC; SiP and SoC;

    机译:TSV阵列;宏建模;3D IC;SiP和SoC;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号