首页> 外文期刊>Mathematical Problems in Engineering >A Systematic Hardware Sharing Method for Unified Architecture Design of H.264 Transforms
【24h】

A Systematic Hardware Sharing Method for Unified Architecture Design of H.264 Transforms

机译:H.264转换统一架构设计的系统硬件共享方法

获取原文
获取原文并翻译 | 示例

摘要

Multitransform techniques have been widely used in modern video coding and have better compression efficiency than the single transform technique that is used conventionally. However, every transform needs a corresponding hardware implementation, which results in a high hardware cost for multiple transforms. A novel method that includes a five-step operation sharing synthesis and architecture-unification techniques is proposed to systematically share the hardware and reduce the cost of multitransform coding. In order to demonstrate the effectiveness of the method, a unified architecture is designed using the method for all of the six transforms involved in the H.264 video codec: 2D 4 x 4 forward and inverse integer transforms, 2D 4 x 4 and 2 x 2 Hadamard transforms, and 1D 8 x 8 forward and inverse integer transforms. Firstly, the six H. 264 transform architectures are designed at a low cost using the proposed five-step operation sharing synthesis technique. Secondly, the proposed architecture-unification technique further unifies these six transform architectures into a low cost hardware-unified architecture. The unified architecture requires only 28 adders, 16 subtractors, 40 shifters, and a proposed mux-based routing network, and the gate count is only 16308. The unified architecture processes 8 pixels/clock-cycle, up to 275 MHz, which is equal to 707 Full-HD 1080 p frames/second.
机译:多变换技术已被广泛用于现代视频编码中,并且比常规使用的单变换技术具有更好的压缩效率。但是,每个转换都需要相应的硬件实现,这会导致多次转换的硬件成本很高。提出了一种包含五步操作共享合成和体系结构统一技术的新颖方法,以系统地共享硬件并降低多变换编码的成本。为了证明该方法的有效性,针对H.264视频编解码器涉及的所有六个变换,使用该方法设计了一个统一的体系结构:2D 4 x 4正向和逆整数变换,2D 4 x 4和2 x 2个Hadamard变换,以及1D 8 x 8正向和反向整数变换。首先,使用提出的五步操作共享合成技术,以低成本设计了六个H.264变换架构。其次,所提出的架构统一技术进一步将这六个变换架构统一为低成本的硬件统一架构。统一体系结构仅需要28个加法器,16个减法器,40个移位器和一个建议的基于多路复用器的路由网络,并且门数仅为16308。统一体系结构可处理8个像素/时钟周期,最高275 MHz,等于至707 Full-HD 1080 p帧/秒。

著录项

  • 来源
    《Mathematical Problems in Engineering》 |2015年第16期|258613.1-258613.14|共14页
  • 作者单位

    Natl Formosa Univ, Dept Elect Engn, Huwei Township 632, Yunlin County, Taiwan.;

    Natl Taichung Univ Sci & Technol, Dept Comp Sci & Informat Engn, Taichung 404, Taiwan.;

    Natl Cheng Kung Univ, Dept Comp Sci & Informat Engn, Tainan 701, Taiwan.;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号