首页> 外文学位 >Low power synchronous design of hardware architecture for IEEE 754 single precision floating point fast fourier transform.
【24h】

Low power synchronous design of hardware architecture for IEEE 754 single precision floating point fast fourier transform.

机译:IEEE 754单精度浮点快速傅立叶变换的硬件架构的低功耗同步设计。

获取原文
获取原文并翻译 | 示例

摘要

Signal Processing, communication systems, Digital information systems and many other fields of DSP have the wide need for Fast Fourier Transformation computations. Hardware architecture for computing IEEE 754 single precision floating point FFT is proposed here and the work is focused on power optimization of the design. Cooley-Tukey's (DIF) Decimation in Frequency domain butterfly algorithm is used for the design implementation. Proposed design is a synchronous architecture and proved to be an efficient compared to the earlier parallel architectures. The clock latency and hardware over head of the design is productive and cost effective compared to the designs known earlier. The design is implemented in RTL Verilog and logically verified using Altera-Model Sim. Synthesis of the design is carried out in gscl-45 nm library, 1.1 v process using Synopsys design vision and prime time tools. The power reports showed that the proposed design consumes 90% less power with 50% reduced clock latency compared to earlier designs. Frequency of the design is compromised to an extent but can be improved using the suggested novel sub-designs of floating point add/sub and multiply blocks. Techniques for further power optimization are also given for future implementations.
机译:信号处理,通信系统,数字信息系统和DSP的许多其他领域对快速傅立叶变换计算有广泛的需求。本文提出了用于计算IEEE 754单精度浮点FFT的硬件体系结构,并将工作重点放在设计的功耗优化上。在设计中采用Cooley-Tukey(DIF)频域蝶形抽取算法。提议的设计是一种同步体系结构,并且与早期的并行体系结构相比证明是一种有效的方法。与早先已知的设计相比,该设计的时钟延迟和硬件开销高且具有成本效益。该设计在RTL Verilog中实现,并使用Altera-Model Sim进行逻辑验证。使用Synopsys设计愿景和黄金时间工具在gscl-45 nm库,1.1 v流程中进行设计的综合。功耗报告显示,与早期设计相比,拟议的设计功耗降低90%,时钟延迟减少50%。设计的频率受到一定程度的影响,但可以使用建议的新颖的浮点加/减和乘法模块子设计来提高设计频率。还提供了用于进一步功率优化的技术,以用于将来的实现。

著录项

  • 作者

    Sai Kiran, Sunkari.;

  • 作者单位

    Oklahoma State University.;

  • 授予单位 Oklahoma State University.;
  • 学科 Electrical engineering.
  • 学位 M.S.
  • 年度 2015
  • 页码 63 p.
  • 总页数 63
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号