首页> 外文期刊>Journal of signal processing systems for signal, image, and video technology >Sample Clock Offset Detection and Correction in the LTE Downlink
【24h】

Sample Clock Offset Detection and Correction in the LTE Downlink

机译:LTE下行链路中的采样时钟偏移检测和校正

获取原文
获取原文并翻译 | 示例

摘要

The narrow subcarrier spacing and wide bandwidth arrangement in the LTE downlink produce a vulnerability to sample clock mismatch between the transmitting and receiving data converters. Without high precision sampling clock frequencies, a high level of inter-carrier interference (ICI) is introduced, yielding undesirable performance. In this article, a method to jointly estimate and correct sampling frequency mismatch is proposed. The proposed method uses information already known to the receiver, operates strictly in the time domain and does not require the aid of pilot symbols or other frequency domain information. The method allows clocks with lower precision to be used with minimal performance degradation. Results are presented using MATLAB simulation as well as an FPGA hardware implementation.
机译:LTE下行链路中较窄的子载波间隔和较宽的带宽安排使发送和接收数据转换器之间的采样时钟失配变得脆弱。如果没有高精度的采样时钟频率,就会引入高水平的载波间干扰(ICI),从而产生不良的性能。本文提出了一种联合估计和校正采样频率失配的方法。所提出的方法使用接收机已经知道的信息,严格地在时域中操作并且不需要导频符号或其他频域信息的帮助。该方法允许使用精度较低的时钟,而性能下降最小。使用MATLAB仿真以及FPGA硬件实现来显示结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号