首页> 外文期刊>Journal of signal processing systems for signal, image, and video technology >Power-effective ROM-less DDFS Design Approach with High SFDR Performance
【24h】

Power-effective ROM-less DDFS Design Approach with High SFDR Performance

机译:具有高SFDR性能的高效节能的无ROM DDFS设计方法

获取原文
获取原文并翻译 | 示例

摘要

A ROM-less direct digital frequency synthesizer (DDFS) design approach based on interpolation schemes is proposed in this work. Besides achieving higher SFDR (spurious free dynamic range) and faster clock rate, detailed power estimation approach based on switching activity analysis of each logic sub-blocks is presented to explore the optimal solution. The parabolic equations with proper selection of coefficients and pipeline structure are utilized to enhance SFDR. A ROM-less DDFS using the proposed design approach is demonstrated by the physical implementation on Altera FPGA platform. The average SFDR is measured to be 68.4242 dBc with 1.1659 dBc deviation over 33 times of experiments. The measured SFDR is proved to outperform many previous DDFS works even if they were implemented on silicon.
机译:本文提出了一种基于插值方案的无ROM直接数字频率合成器(DDFS)设计方法。除了实现更高的SFDR(无杂散动态范围)和更快的时钟速率之外,还提出了基于每个逻辑子块的开关活动分析的详细功率估算方法,以探索最佳解决方案。通过适当选择系数和流水线结构的抛物线方程来增强SFDR。 Altera FPGA平台上的物理实现演示了使用所提出的设计方法的无ROM DDFS。在33次实验中,平均SFDR测得为68.4242 dBc,偏差为1.1659 dBc。事实证明,测得的SFDR优于许多以前的DDFS工作,即使它们是在硅片上实现的也是如此。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号