首页> 外文期刊>Journal of multiple-valued logic and soft computing >Systematic Approach to Designing Multiple-Valued Arithmetic Circuits Based on Arithmetic Description Language
【24h】

Systematic Approach to Designing Multiple-Valued Arithmetic Circuits Based on Arithmetic Description Language

机译:基于算术描述语言的多值算术电路设计系统方法

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a high-level design method of multiple-valued arithmetic circuits. The proposed method uses a cell-based approach with a dedicated hardware description language called ARITH. By using ARITH, we can describe and verify any binary/multiple-valued arithmetic circuits in a formal manner. The ARITH description can be transformed into a technology-dependent netlist in binary/multiple-valued fused logic. The process of transforming the netlist into a physical layout pattern is automatically performed by an off-the-shelf place-and-route tool. In this paper, we present a specific cell library containing a multiple-valued signed-digit adder and its related circuits with a 0.35 μm CMOS technology, and demonstrate that the proposed method can synthesize a 32 × 32-bit parallel multiplier in multiple-valued current-mode logic from an ARITH description.
机译:本文提出了一种多值算术电路的高级设计方法。所提出的方法使用一种基于单元的方法以及一种称为ARITH的专用硬件描述语言。通过使用ARITH,我们可以形式化地描述和验证任何二进制/多值算术电路。可以将ARITH描述转换为二进制/多值融合逻辑中与技术相关的网表。通过现有的布局布线工具自动执行将网表转换为物理布局模式的过程。在本文中,我们提出了一个特定的单元库,其中包含具有0.35μmCMOS技术的多值带符号数字加法器及其相关电路,并证明了该方法可以在多值中合成32×32位并行乘法器ARITH描述中的电流模式逻辑。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号