首页> 外文期刊>Journal of Circuits, Systems, and Computers >LOW CLOCK-SWING TSPC FLIP-FLOPS FOR LOW-POWER APPLICATIONS
【24h】

LOW CLOCK-SWING TSPC FLIP-FLOPS FOR LOW-POWER APPLICATIONS

机译:适用于低功率应用的低时钟摆幅TSPC触发器

获取原文
获取原文并翻译 | 示例

摘要

In this paper, two types of Low Clock-Swing True Single Phase Clock (TSPC) Flip-Flops suitable for low-power applications are proposed. One is Low Clock-Swing Edge-Triggered TSPC Flip-Flop (LCSETTFF), constructed with a negative TSPC split out latch and a positive TSPC split out latch. The other is Low Clock-Swing Pulse-Triggered TSPC Flip-Flop (LCSPTTFF), developed in several styles. A double-edge triggered pulse generator is also developed for LCSPTTFF. With low threshold voltage clock transistors adopted, great power efficiency can be obtained in the clock network. Both types of Flip-Flops have advantages of simple structure, low power and much lower clock network power dissipation. All proposed circuits are simulated in HSPICE with 0.18 μm CMOS technology. Simulation results show that the power of LCSETTFF can be reduced by 42%, while the power dissipation, Power-Delay Product (PDP) and Area-Power-Delay Product (APDP) of LCSPTTFF can be reduced by 45-60%, 11-27% and 58-65%, respectively. In addition, the power consumptions of clock network of LCSPTTFF and LCSETTFF are estimated to be reduced by 78% and 56%, respectively, compared with conventional Flip-Flops.
机译:本文提出了两种适用于低功率应用的低时钟摆动真单相时钟(TSPC)触发器。一种是低时钟摆动边缘触发TSPC触发器(LCSETTFF),由一个负TSPC分离锁存器和一个正TSPC分离锁存器构成。另一种是低时钟摆动脉冲触发TSPC触发器(LCSPTTFF),其开发方式多种多样。还为LCSPTTFF开发了双沿触发脉冲发生器。采用低阈值电压时钟晶体管,可以在时钟网络中获得很高的功率效率。两种类型的触发器都具有结构简单,功耗低和时钟网络功耗低得多的优点。在HSPICE中采用0.18μmCMOS技术对所有建议的电路进行了仿真。仿真结果表明,LCSETTFF的功耗可以降低42%,而LCSPTTFF的功耗,功耗延迟乘积(PDP)和面积功耗延迟乘积(APDP)可以降低45-60%,11-分别为27%和58-65%。此外,与传统的触发器相比,LCSPTTFF和LCSETTFF时钟网络的功耗估计分别降低了78%和56%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号