首页> 外文期刊>International journal of parallel programming >Evaluation of Different Processor Architecture Organizations for On-Site Electronics in Harsh Environments
【24h】

Evaluation of Different Processor Architecture Organizations for On-Site Electronics in Harsh Environments

机译:在恶劣环境中评估不同处理器建筑组织的现场电子产品

获取原文
获取原文并翻译 | 示例

摘要

Microcontrollers to be used in harsh environmental conditions, e.g., at high temperatures or radiation exposition, need to be fabricated in robust technology nodes in order to operate reliably. However, these nodes are considerably larger than cutting-edge semiconductor technologies and provide less speed, drastically reducing system performance. In order to achieve low silicon area costs, low power consumption and reasonable performance, the processor architecture organization itself is a major influential design point. Parameters like data path width, instruction execution paradigm, code density, memory requirements, advanced control flow mechanisms etc., may have large effects on the design constraints. Application characteristics, like exploitable data parallelism and required arithmetic operations, have to be considered in order to use the implemented processor resources efficiently. In this paper, a design space exploration of five different architectures with MIPS- or ARM-compatible instruction set architectures, as well as transport-triggered instruction execution is presented. Using a 0.18 μm SOI CMOS technology for high temperature and an exemplary case study from the fields of communication, i.e., powerline communication encoder, the influence of architectural parameters on performance and hardware efficiency is compared. For this application, a transport-triggered architecture configuration has an 8.5 × higher performance and 2.4 × higher computational energy efficiency at a 1.6× larger total silicon area than an off-the-shelf ARM Cortex-MO embedded processor, showing the considerable range of design trade-offs for different architectures.
机译:用于苛刻的环境条件的微控制器,例如,在高温或辐射博览会上,需要在鲁棒技术节点中制造,以便可靠地运行。然而,这些节点比尖端半导体技术大大大,并提供更少的速度,大大降低了系统性能。为了实现低硅面积成本,低功耗和合理性能,处理器架构组织本身是一个主要的影响力设计点。参数如数据路径宽度,指令执行范例,代码密度,存储器要求,高级控制流量机制等可能对设计约束具有很大的影响。必须考虑应用特征,如可利用的数据并行性和所需的算术运算,以便有效地使用实现的处理器资源。在本文中,提出了具有MIPS或ARM兼容的指令集架构的五种不同架构的设计空间探索,以及传输触发的指令执行。使用0.18μmSOICMOS技术进行高温和来自通信领域的示例性案例研究,即电力线通信编码器,比较了架构参数对性能和硬件效率的影响。对于此应用,运输触发的架构配置具有8.5倍的性能和2.4倍的计算能效在1.6×更大的总芯片面积,而不是自搁板的ARM Cortex-Mo嵌入式处理器,显示了相当大的范围设计不同架构的权衡。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号