首页> 外文会议>International conference on embedded computer systems: architectures, modeling and simulation >Evaluation of Different Processor Architecture Organizations for On-site Electronics in Harsh Environments
【24h】

Evaluation of Different Processor Architecture Organizations for On-site Electronics in Harsh Environments

机译:恶劣环境下现场电子的不同处理器架构组织的评估

获取原文

摘要

Microcontroller units used in harsh environmental conditions are manufactured using large semiconductor technology nodes in order to provide reliable operation, even at high temperatures or increased radiation exposition. These large technology nodes imply high gate propagation delays, drastically reducing the system's performance. When reducing area costs and power consumption, the actual processor architecture becomes a major design point. Depending on the application characteristics (i.e., inherent data parallelisms, type of arithmetic, ...), several parameters like data path width, instruction execution paradigm, or other architectural design mechanisms have to be considered. This paper presents a design space exploration of five different architectures implemented for a 0.18 μm SOI CMOS technology for high temperature using an exemplary case study from the fields of communication, i.e., Reed-Solomon encoder. For this algorithm, an application-specific configuration of a transport-triggered architecture has 37.70x of the performance of a standard 8-bit microcontroller while the silicon area is increased by 4.1 Ox.
机译:在恶劣的环境条件下使用的微控制器单元是使用大型半导体技术节点制造的,即使在高温或辐射暴露增加的情况下也能提供可靠的操作。这些大型技术节点意味着较高的门传播延迟,从而大大降低了系统性能。当降低面积成本和功耗时,实际的处理器架构成为主要的设计要点。根据应用程序的特性(即固有的数据并行性,算术类型等),必须考虑多个参数,例如数据路径宽度,指令执行范例或其他架构设计机制。本文利用通信领域(即Reed-Solomon编码器)的案例研究,展示了针对0.18μmSOI CMOS高温技术实现的五种不同架构的设计空间探索。对于该算法,传输触发架构的特定应用配置具有标准8位微控制器性能的37.70倍,而硅面积却增加了4.1 Ox。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号