首页> 外文期刊>Integration >A Viterbi decoder architecture for a standard-agile and reprogrammable transceiver
【24h】

A Viterbi decoder architecture for a standard-agile and reprogrammable transceiver

机译:用于标准敏捷和可重新编程收发器的Viterbi解码器架构

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a Viterbi decoder (VD) architecture for a programmable data transmission system, implemented using a Field Programmable Gate Array (FPGA) device. This VD has been conceived as a building block of a software defined radio (SDR) mobile transceiver, reconfigurable on request and capable to provide agility in choosing between different standards. UMTS and GPRS Viterbi decoding is achieved by choosing different coding rates and constraint lengths, and the possibility to switch, at run time, between them guarantees a high degree of programmability. The architecture has been tested and verified with a Xilinx XC2V2000 FPGA for providing a generalized co-simulation/co-design testbed. The results show that this decoder can sustain an uncoded data rate of about 2 Mbps, with an area occupancy of 46%, due to the efficient resources reuse.
机译:本文介绍了一种使用现场可编程门阵列(FPGA)器件实现的用于可编程数据传输系统的维特比解码器(VD)架构。该VD被视为软件定义无线电(SDR)移动收发器的构建块,可根据要求进行重新配置,并能够提供在不同标准之间进行选择的敏捷性。 UMTS和GPRS Viterbi解码是通过选择不同的编码率和约束长度来实现的,并且在运行时在它们之间进行切换的可能性保证了高度的可编程性。该架构已通过Xilinx XC2V2000 FPGA进行了测试和验证,可提供通用的协同仿真/协同设计测试平台。结果表明,由于有效的资源重用,该解码器可以维持约2 Mbps的未编码数据速率,并占用46%的区域。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号