首页> 外文期刊>Integration >Modelling, simulation and verification of 4-phase adiabatic logic design: A VHDL-Based approach
【24h】

Modelling, simulation and verification of 4-phase adiabatic logic design: A VHDL-Based approach

机译:4相绝热逻辑设计的建模,仿真与验证:基于VHDL的方法

获取原文
获取原文并翻译 | 示例

摘要

The design and functional verification of the 4-phase adiabatic logic implementation take longer due to the complexity of synchronizing the power-clock phases. Additionally, as the adiabatic system scales, the amount of time in debugging errors increases, thus, increasing the overall design and verification time. This paper proposes a VHDL-based modelling approach for speeding up the design and verification time of the 4-phase adiabatic logic systems. The proposed approach can detect the functional errors, allowing the designer to correct them at an early design stage, leading to substantial reduction of the design and debugging time. The originality of this approach lies in the realization of the trapezoidal power-clock using function declaration for the four periods namely; Evaluation (E), Hold (H), Recovery (R) and Idle (I) exclusively. The four periods are defined in a VHDL package followed by a library design which contains the behavioural VHDL model of adiabatic NOT/BUF logic gate. Finally, this library is used to model and verify the structural VHDL representations of the 4-phase 2-bit ring counter and 3-bit up-down counter, as design examples to demonstrate the practicality of the proposed approach.
机译:由于同步功率时钟阶段的复杂性,4相绝热逻辑实现的设计和功能验证需要更长时间。此外,随着绝热系统尺度,调试误差中的时间量增加,因此增加了整体设计和验证时间。本文提出了一种基于VHDL的建模方法,用于加速4相绝热逻辑系统的设计和验证时间。该方法可以检测到功能错误,允许设计人员在早期设计阶段校正它们,导致设计和调试时间大幅降低。这种方法的原创性在于使用四个时期的功能声明实现梯形电力时钟;专门评估(e),持有(h),恢复(r)和空闲(i)。四个时段是在VHDL包中定义的,然后是库设计,该图书馆设计包含绝热不/ BUF逻辑门的行为VHDL模型。最后,该库用于模拟和验证4相2位环形计数器和3位上下计数器的结构VHDL表示,作为设计示例,以证明所提出的方法的实用性。

著录项

  • 来源
    《Integration》 |2019年第7期|144-154|共11页
  • 作者单位

    Univ Westminster Appl DSP & VLSI Res Grp London W1W 6UW England;

    Univ Westminster Appl DSP & VLSI Res Grp London W1W 6UW England;

    Univ Westminster Appl DSP & VLSI Res Grp London W1W 6UW England;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Adiabatic logic; Complexity; Modelling; Verification; VHDL;

    机译:绝热逻辑;复杂性;建模;验证;VHDL;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号