...
首页> 外文期刊>Integration >A study of analog decision feedback equalization for ADC-Based serial link receivers
【24h】

A study of analog decision feedback equalization for ADC-Based serial link receivers

机译:基于ADC的串行链路接收器的模拟决策反馈均衡研究

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

High-speed serial link receivers based on analog-to-digital converters (ADCs) provide better programmability with different channel characteristics and the possibility of employing powerful signal equalization techniques in the digital domain. However, complexity and power consumption are still major issues in adopting such receivers in high-speed applications when compared to traditional binary or mixed-signal approaches. Embedded decision feedback equalization (DFE) before ADC quantization can relax the design requirements of both the ADC and post ADC digital processing. This paper studies the impact of embedded analog DFE on voltage margin improvement of an ADC-based receiver through worst-case analysis. An analytical expression for the link bit-error-rate (BER) with analog DFE is derived and validated through simulations. An empirical study is conducted that evaluates the achievable BER of embedded analog DFE as a function of the channel inter-symbol interference (ISI) and ADC resolution. A channel-dependent parameter is introduced and employed to quantify the BER improvement achieved by embedding analog DFE in a receiver. A prototype receiver with embedded DFE is designed and laid out in a 130 nm CMOS process and achieves 4.64-bits peak ENOB and 4.08 pJ/conv.-step FOM at a 1.6-GS/s sampling rate. The BER performance of the receiver over high-loss FR4 channels at 1.6 Gb/s is evaluated and used to validate the simulation results.
机译:基于模数转换器(ADC)的高速串行链路接收器提供了具有不同通道特性的更好的可编程性,并有可能在数字领域采用强大的信号均衡技术。但是,与传统的二进制或混合信号方法相比,复杂性和功耗仍然是在高速应用中采用此类接收机的主要问题。 ADC量化之前的嵌入式判决反馈均衡(DFE)可以放宽ADC和ADC后数字处理的设计要求。本文通过最坏情况分析研究了嵌入式模拟DFE对基于ADC的接收器电压裕度改善的影响。通过模拟得出并验证了带有模拟DFE的链路误码率(BER)的解析表达式。进行了一项经验研究,根据信道符号间干扰(ISI)和ADC分辨率评估嵌入式模拟DFE可获得的BER。引入了与通道有关的参数,并将其用于量化通过将模拟DFE嵌入接收器来实现的BER改善。具有嵌入式DFE的原型接收器采用130 nm CMOS工艺进行设计和布局,以1.6-GS / s的采样率实现了4.64位峰值ENOB和4.08 pJ / conv.step FOM。评估了接收器在高损耗FR4通道上以1.6 Gb / s的BER性能,并用于验证仿真结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号