首页> 外文期刊>IEEE Transactions on Signal Processing >Parameterized Looped Schedules for Compact Representation of Execution Sequences in DSP Hardware and Software Implementation
【24h】

Parameterized Looped Schedules for Compact Representation of Execution Sequences in DSP Hardware and Software Implementation

机译:参数化循环时间表,用于DSP硬件和软件实现中的执行序列的紧凑表示

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we present a technique for compact representation of execution sequences in terms of efficient looping constructs. Here, by a looping construct, we mean a compact way of specifying a finite repetition of a set of execution primitives. Such compaction, which can be viewed as a form of hierarchical run-length encoding (RLE), has application in many very large scale integration (VLSI) signal processing contexts, including efficient control generation for Kahn processes on field-programmable gate arrays (FPGAs), and software synthesis for static dataflow models of computation. In this paper, we significantly generalize previous models for loop-based code compaction of digital signal processing (DSP) programs to yield a configurable code compression methodology that exhibits a broad range of achievable tradeoffs. Specifically, we formally develop and apply to DSP hardware and software synthesis a parameterizable loop scheduling approach with compact format, dynamic reconfigurability, and low-overhead decompression
机译:在本文中,我们提出了一种根据有效循环结构紧凑地表示执行序列的技术。在这里,通过循环构造,我们指的是一种紧凑的方式,用于指定一组执行原语的有限重复。这种压缩可以看作是层次游程编码(RLE)的一种形式,已在许多超大规模集成(VLSI)信号处理环境中应用,包括在现场可编程门阵列(FPGA)上为Kahn流程进行有效的控制生成),以及用于静态数据流计算模型的软件综合。在本文中,我们将数字信号处理(DSP)程序的基于循环的代码压缩的先前模型进行了概括,以产生可配置的代码压缩方法,该方法具有广泛的可取折衷。具体而言,我们正式开发了可参数化的循环调度方法,并将其应用于DSP硬件和软件综合,该方法具有紧凑的格式,动态的可重新配置性和低开销的解压缩

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号