首页> 外文期刊>IEEE Transactions on Signal Processing >Power-Aware Variable Partitioning for DSPs With Hybrid PRAM and DRAM Main Memory
【24h】

Power-Aware Variable Partitioning for DSPs With Hybrid PRAM and DRAM Main Memory

机译:具有混合PRAM和DRAM主存储器的DSP的功耗感知变量分区

获取原文
获取原文并翻译 | 示例

摘要

Phase change random access memory (PRAM) is one kind of nonvolatile memory, which is desirable to be used for DSP systems as main memory, as it consumes less power than DRAM and is much denser than DRAM. In this paper, we utilize a hybrid main memory composed of DRAM and PRAM, which leverages the low power consumption of PRAM while minimizing the performance and lifetime degradation caused by PRAM write. To make full use of different advantages of DRAM and PRAM, especially for the application-specific DSP systems, we reconsider the variable partitioning and instruction scheduling problems on the hybrid main memory. Different optimization objectives, for example power consumption, schedule length, and the number of writes on PRAM, are considered. At the same time, different kinds of hybrid architectures are analyzed. Graph models, ILP model, and algorithms are proposed for different settings. Experiments show that the proposed techniques reduce up to 49% power consumption and 88% the number of writes on PRAM on average.
机译:相变随机存取存储器(PRAM)是一种非易失性存储器,希望将其用作DSP系统的主存储器,因为它比DRAM消耗更少的功率,并且比DRAM更密集。在本文中,我们利用由DRAM和PRAM组成的混合主存储器,该存储器利用PRAM的低功耗,同时最大程度地减少了由于PRAM写入而导致的性能和寿命下降。为了充分利用DRAM和PRAM的不同优势,特别是对于专用DSP系统,我们重新考虑了混合主存储器上的变量分配和指令调度问题。考虑了不同的优化目标,例如功耗,调度长度和PRAM上的写入次数。同时,分析了不同种类的混合架构。提出了针对不同设置的图形模型,ILP模型和算法。实验表明,所提出的技术平均可减少49%的功耗和88%的PRAM写入次数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号