...
首页> 外文期刊>Device and Materials Reliability, IEEE Transactions on >A New SEC-DED Error Correction Code Subclass for Adjacent MBU Tolerance in Embedded Memory
【24h】

A New SEC-DED Error Correction Code Subclass for Adjacent MBU Tolerance in Embedded Memory

机译:嵌入式存储器中相邻MBU容限的新SEC-DED错误校正代码子类

获取原文
获取原文并翻译 | 示例
           

摘要

The reliability concern associated with radiation-induced soft errors in embedded memories increases as semiconductor technology scales deep into the sub-40-nm regime. As the memory bit-cell area is reduced, single event upsets (SEUs) that would have once corrupted only a single bit-cell are now capable of upsetting multiple adjacent memory bit-cells per particle strike. While these error types are beyond the error handling capabilities of the commonly used single error correction double error detection (SEC-DED) error correction codes (ECCs) in embedded memories, the overhead associated with moving to more sophisticated double error correction (DEC) codes is considered to be too costly. To address this, designers have begun leveraging selective bit placement to design SEC-DED codes capable of double adjacent error correction (DAEC) or triple adjacent error detection (TAED). These codes can be implemented for the same check-bit overhead as the conventional SEC-DED codes; however, no codes have been developed that use both DAEC and TAED together. In this paper, a new ECC scheme is introduced that provides not only the basic SEC-DED coverage but also both DAEC and scalable adjacent error detection ( $x$AED) with a reduction in miscorrection probability as well. Codes capable of up to 11-bit AED have been developed for both 16- and 32-bit standard memory word sizes, and a (39, 32) SEC-DED-DAEC-TAED code implementation that uses the same number of check-bits as a conventional 32-data-bit SEC-DED code is presented.
机译:随着半导体技术扩展到亚40纳米以下,与嵌入式存储器中辐射引起的软错误相关的可靠性问题越来越多。随着存储位单元面积的减小,曾经只破坏单个位单元的单事件翻转(SEU)现在能够使每个粒子撞击使多个相邻的存储位单元翻转。尽管这些错误类型超出了嵌入式存储器中常用的单一错误校正双错误检测(SEC-DED)错误校正代码(ECC)的错误处理能力,但与转移到更复杂的双重错误校正(DEC)代码相关的开销被认为过于昂贵。为了解决这个问题,设计人员已经开始利用选择性位的位置来设计能够进行双相邻纠错(DAEC)或三相邻纠错(TAED)的SEC-DED代码。这些代码可以实现与常规SEC-DED代码相同的校验位开销;但是,尚未开发同时使用DAEC和TAED的代码。本文介绍了一种新的ECC方案,该方案不仅提供了基本的SEC-DED覆盖范围,而且还提供了DAEC和可伸缩的相邻错误检测($ x $ AED),而且还减少了错误校正的可能性。已针对16位和32位标准存储字长开发了支持高达11位AED的代码,以及使用相同数量的校验位的(39,32)SEC-DED-DAEC-TAED代码实现。提出了传统的32位SEC-DED码。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号