首页> 外文会议>IEEE International Conference on Electronics, Computing and Communication Technologies >Efficient Adjacent 3D Parity Error Detection and Correction Codes for Embedded Memories
【24h】

Efficient Adjacent 3D Parity Error Detection and Correction Codes for Embedded Memories

机译:嵌入式存储器的高效相邻3D奇偶校验错误检测和纠正代码

获取原文

摘要

The detection and correction of errors during memory read operation performed per clock cycle play a significant role in at-speed testing of embedded memories. The majority of key role applications like in satellites, medical database, etc require a faster and perfect recovery of data stored. This paper aims at processing the multiple adjacent errors per clock cycle. The codes use XORing of data bits to obtain parity bits and extract the syndrome for error evaluation and correction. The devised code is capable of correcting 32 adjacent data bits among 64 data bits than the existing codes. The encoder and decoder codes are modeled in Verilog HDL and verified in Xilinx Vivado Tool for the Zynq 7000 series FPGA XC7Z020-1CLG484. Interestingly the code rate can be increased with lower bit overhead.
机译:在每个时钟周期执行的存储器读取操作期间,错误的检测和纠正在嵌入式存储器的全速测试中起着重要作用。大多数关键角色应用程序(例如卫星,医疗数据库等)都需要更快,更完美地恢复存储的数据。本文旨在处理每个时钟周期的多个相邻错误。这些代码使用数据位的XOR运算来获得奇偶校验位,并提取校正子以进行错误评估和纠正。所设计的代码比现有代码能够校正64个数据位中的32个相邻数据位。编码器和解码器代码在Verilog HDL中建模,并在Xilinx Vivado Tool中针对Zynq 7000系列FPGA XC7Z020-1CLG484进行了验证。有趣的是,可以以较低的位开销来增加编码率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号