首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Layer assignment for VLSI interconnect delay minimization
【24h】

Layer assignment for VLSI interconnect delay minimization

机译:VLSI互连延迟最小化的层分配

获取原文
获取原文并翻译 | 示例

摘要

A formulation of the layer assignment problem for VLSI circuits is presented in which the objective is to minimize the interconnect delay by taking into account the resistance and capacitance of interconnect wires and contacts. For MOS circuits with two layers of interconnections the problem is shown to be equivalent to that of minimizing a weighted resistance of the corresponding RC network. This formulation readily handles wires with preassigned layers, such as power supply lines or module terminals. With user-defined weights assigned to selected nets, this method can be used to minimize critical path delays. The problem is shown to be NP-complete. A polynomial-time approximation algorithm, based on graph partitioning technique, is presented along with some experimental results. The layer assignment algorithm presented in this paper has been implemented in LISP and tested on several design examples with complexity ranging from tens to a few hundred nets. Computational complexity of this algorithm is on the order of O(n/sup 2/) for building the required data structure, and O(n/sup 1.5/) for actual layer assignment, where n is the number of wire segments in the routing.
机译:提出了一种用于VLSI电路的层分配问题的公式,其目的是通过考虑互连线和触点的电阻和电容来最小化互连延迟。对于具有两层互连的MOS电路,问题被视为等同于最小化相应RC网络的加权电阻。这种配方易于处理带有预定层的电线,例如电源线或模块端子。通过将用户定义的权重分配给选定的网络,可以使用此方法来最小化关键路径延迟。问题被证明是NP完全的。提出了一种基于图划分技术的多项式时间近似算法,并给出了一些实验结果。本文提出的层分配算法已在LISP中实现,并在几个设计实例上进行了测试,其复杂度从几十到几百个网。该算法的计算复杂度约为O(n / sup 2 /),用于构建所需的数据结构,而O(n / sup 1.5 /),用于实际层分配,其中n是布线中的线段数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号