首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >A performance-driven global router for custom VLSI chip design
【24h】

A performance-driven global router for custom VLSI chip design

机译:性能驱动的全球路由器,用于定制VLSI芯片设计

获取原文
获取原文并翻译 | 示例

摘要

A performance-driven global router for custom VLSI chip design, with the objective of maximizing the minimum delay slack, is presented. Resistances and capacitances of interconnections, input gate capacitances, and output driver resistance are used to approximate the interconnection delays during the routing. The router incrementally updates the delay at each sink pin of the signal obtained from the previous step during the routing. The maximum allowable delay at each sink pin (from a timing analyzer) along with the computer interconnection delays is used to guide the search process for the maximum-delay-slack route. It is shown that when the interconnection resistance is considered, minimizing the total net length is not always equivalent to minimizing the delay for a multiterminal net. The algorithm is experimentally shown to produce global routes achieving the objectives.
机译:提出了一种用于定制VLSI芯片设计的性能驱动型全局路由器,其目的是最大程度地减少最小延迟余量。互连的电阻和电容,输入栅极电容和输出驱动器电阻用于估算布线过程中的互连延迟。路由器会在路由过程中逐步更新从上一步获得的信号的每个宿引脚上的延迟。每个接收器引脚(来自时序分析器)的最大允许延迟以及计算机互连延迟用于指导最大延迟松弛路径的搜索过程。结果表明,考虑互连电阻时,最小化总网络长度并不总是等同于最小化多端子网络的延迟。实验证明该算法可产生实现目标的全局路线。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号