首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Sequential logic optimization for low power using input-disabling precomputation architectures
【24h】

Sequential logic optimization for low power using input-disabling precomputation architectures

机译:使用禁用输入的预计算架构实现低功耗的顺序逻辑优化

获取原文
获取原文并翻译 | 示例

摘要

Precomputation is a recently proposed logic optimization technique which selectively disables the inputs of a logic circuit, thereby reducing switching activity and power dissipation, without changing logic functionality. In sequential precomputation, output values required in a particular clock cycle are selectively precomputed one clock cycle earlier, and the original logic circuit is "turned off" in the succeeding clock cycle. We target a general precomputation architecture for sequential logic circuits, and show that it is significantly more powerful than the architecture previously treated in the literature. The very power of this architecture makes the synthesis of precomputation logic a challenging problem. We present a method to automatically synthesize precomputation logic for this architecture. Up to 66% reduction in power dissipation is possible using the proposed architecture. For many examples, the proposed architecture result in significantly less power dissipation than previously developed methods.
机译:预计算是最近提出的逻辑优化技术,该技术有选择地禁用逻辑电路的输入,从而在不更改逻辑功能的情况下减少了开关活动和功耗。在顺序预计算中,特定时钟周期所需的输出值会提前一个时钟周期有选择地进行预先计算,并且原始逻辑电路将在随后的时钟周期中“关闭”。我们针对顺序逻辑电路的通用预计算体系结构,并表明它比以前文献中提到的体系结构功能强大得多。这种架构的强大功能使预计算逻辑的综合成为一个具有挑战性的问题。我们提出了一种自动为该架构合成预计算逻辑的方法。使用建议的架构,功耗可降低多达66%。对于许多示例而言,与以前开发的方法相比,所提出的体系结构所导致的功耗大大降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号