首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >PartGen: a generator of very large circuits to benchmark the partitioning of FPGAs
【24h】

PartGen: a generator of very large circuits to benchmark the partitioning of FPGAs

机译:PartGen:生成大型电路的生成器,用于对FPGA的分区进行基准测试

获取原文
获取原文并翻译 | 示例

摘要

This paper describes a new procedure for generating very large realistic benchmark circuits which are especially suited for the performance evaluation of field programmable gate array partitioning algorithms. These benchmark circuits can be generated quickly. The generation of a netlist of 100 K configurable logic blocks (500 K equivalent gates), for instance, takes only 2 min on a standard UNIX workstation. The analysis of a large number of netlists from real designs lead us to identify the following five different kinds of subblocks: regular combinational logic, irregular combinational logic, combinational and sequential logic, memory blocks, and interconnections. Therefore, our generator integrates a subgenerator for each of these types of netlist. The comparison of the partitioning results of industrial netlists with those obtained from generated netlists of the same size shows that the generated netlists behave similarly to the originals in terms of average filling rate and average pin utilization.
机译:本文介绍了一种生成非常大的实际基准电路的新程序,该电路特别适合于现场可编程门阵列划分算法的性能评估。这些基准电路可以快速生成。例如,在标准UNIX工作站上,生成100K可配置逻辑块(500K等效门)的网表仅需2分钟。对来自实际设计的大量网表的分析使我们确定了以下五种不同的子块:常规组合逻辑,不规则组合逻辑,组合和顺序逻辑,存储块以及互连。因此,我们的生成器为每种类型的网表集成了一个子生成器。将工业网表的分区结果与从相同大小的生成的网表获得的分区结果进行比较,可以看出,在平均填充率和平均引脚利用率方面,生成的网表的行为与原始网表相似。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号