首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Switching well noise modeling and minimization strategy for digital circuits with a controllable threshold voltage scheme
【24h】

Switching well noise modeling and minimization strategy for digital circuits with a controllable threshold voltage scheme

机译:具有可控阈值电压方案的数字电路的开关井噪声建模和最小化策略

获取原文
获取原文并翻译 | 示例

摘要

This paper describes a new model for characterizing the switching well noise suited for application-specific integrated circuits (ASICs) of gate-array and standard-cell-style digital circuits. A new technique employed in this work is to incorporate the controllable threshold voltage scheme, necessitated by the recent demand for low power designs, into the well noise analysis. The propagation process of the noise through the well is fully analyzed, providing practical approximation and reduction techniques of the peak noise value, which are of use to estimate the possible maximum noise value at the early stage of the design. SPICE simulation results are shown to demonstrate and verify the effectiveness of these techniques in reducing the well noise and the precision of the peak approximation. A novel design methodology to optimize both area and noise is proposed based on the stochastic modeling of the multiple noise sources and their superposition effects.
机译:本文介绍了一种用于表征开关井噪声的新模型,该模型适用于门阵列和标准单元型数字电路的专用集成电路(ASIC)。这项工作中采用的一种新技术是将对低功耗设计的最新需求所必需的可控阈值电压方案整合到阱噪声分析中。全面分析了噪声在井中的传播过程,提供了峰值噪声值的实用近似和降低技术,这些技术可用于估计设计初期可能出现的最大噪声值。显示了SPICE仿真结果,以证明和验证这些技术在降低阱噪声和峰值近似精度方面的有效性。基于多噪声源及其叠加效应的随机建模,提出了一种同时优化面积和噪声的新颖设计方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号