首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Timing optimization on routed designs with incremental placement and routing characterization
【24h】

Timing optimization on routed designs with incremental placement and routing characterization

机译:具有增量布局和布线特性的布线设计的时序优化

获取原文
获取原文并翻译 | 示例

摘要

Wire delay estimation has been a problem in designs of very deep submicron (VDSM) technologies with feature size under 0.25 /spl mu/m. The conventional back-annotation approach does not guarantee timing convergence due to different estimation techniques for prelayout and post-layout timing. In this paper, a post-routing timing optimization algorithm is presented. Experimental results show that this algorithm provides better result after detail routing is completed.
机译:在特征尺寸小于0.25 / spl mu / m的超深亚微米(VDSM)技术的设计中,线延迟估计一直是一个问题。常规的后注释方法由于用于布局前和布局后时序的估计技术不同而不能保证时序收敛。本文提出了一种路由后时序优化算法。实验结果表明,该算法在完成详细路由后提供了更好的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号