首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Skewed Flip-Flop and Mixed-$V_{t}$ Gates for Minimizing Leakage in Sequential Circuits
【24h】

Skewed Flip-Flop and Mixed-$V_{t}$ Gates for Minimizing Leakage in Sequential Circuits

机译:倾斜触发器和混合$ V_ {t} $门可最大程度地减少时序电路中的泄漏

获取原文
获取原文并翻译 | 示例

摘要

Mixed V t has been widely used to control leakage without affecting circuit performance. However, existing approaches only target combinational circuits, even though sequential elements such as flip-flops contribute an appreciable proportion of the total leakage. Applying high V t to ordinary flip-flops would reduce the number of combinational gates that can be assigned to high V t, because any timing slacks would be absorbed by the increased setup guard time and propagation delay of the high-V t flip-flops. A skewed flip-flop (SFF) can be constructed by replacing a subset of transistors in a conventional flip-flop with low-leakage devices, such as large- L gate transistors. In terms of leakage and delay, SFFs exhibit very skewed characteristic, which depends on the transistors that are replaced. Our algorithm selectively substitutes SFFs for conventional flip-flops in sequential circuits so as to reduce the leakage while continuing to satisfy the timing constraint. When combined with the mixed-V t combinational circuits, this achieves an average leakage saving of 15% compared to mixed V t alone. The leakage of the flip-flops themselves is cut by 25% on average.
机译:混合Vt已被广泛用于控制泄漏而不影响电路性能。然而,即使诸如触发器之类的顺序元件在总泄漏中占相当大的比例,现有方法也仅以组合电路为目标。将高V t应用于普通触发器会减少可分配给高V t的组合门的数量,因为任何时序松弛都将被增加的设置保护时间和高V t触发器的传播延迟所吸收。 。偏斜触发器(SFF)可以通过用低漏电器件(例如大L栅极晶体管)替换传统触发器中的一部分晶体管来构造。就泄漏和延迟而言,SFF表现出非常偏斜的特性,这取决于要更换的晶体管。我们的算法选择性地将SFF替换为时序电路中的常规触发器,以减少泄漏,同时继续满足时序约束。当与混合式V t组合电路组合使用时,与单独的混合式V t相比,平均可节省15%的泄漏。触发器本身的泄漏平均减少了25%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号