首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >Clock Skew Minimization in Multi-Voltage Mode Designs Using Adjustable Delay Buffers
【24h】

Clock Skew Minimization in Multi-Voltage Mode Designs Using Adjustable Delay Buffers

机译:使用可调延迟缓冲器的多电压模式设计中的时钟偏移最小化

获取原文
获取原文并翻译 | 示例
           

摘要

In synchronous circuit designs, clock skew is difficult to minimize because a single physical layout of a clock tree must satisfy multiple constraints in a complicated power mode environment where certain modules may operate with different voltages. In this paper, we use adjustable delay buffers (ADB) whose delays can be tuned or adjusted to minimize clock skew under different power modes. Assuming that the positions of $k$ ADBs are already determined, we first propose a linear-time optimal algorithm which assigns the values of ADBs so that the skew is optimal among all possible ADB assignments with a possibility of latency penalty. Then, we propose a modified optimal algorithm without latency penalty. We also propose an efficient heuristic to determine good positions for ADBs. Our results show significant improvement when compared to cases without ADBs.
机译:在同步电路设计中,很难使时钟偏斜最小化,因为在某些模块可能以不同电压工作的复杂功率模式环境中,时钟树的单个物理布局必须满足多个约束。在本文中,我们使用可调延迟缓冲器(ADB),其延迟可以调整或调整,以最大程度地减少不同功耗模式下的时钟偏斜。假设已经确定了$ k $个ADB的位置,我们首先提出一种线性时间最佳算法,该算法分配ADB的值,以便在所有可能的ADB分配中偏斜是最佳的,并可能导致延迟损失。然后,我们提出了一种没有等待时间损失的改进的最优算法。我们还提出了一种有效的启发式方法来确定亚行的良好职位。与没有亚行的案件相比,我们的结果显示出显着的改善。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号