首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Design Framework to Overcome Aging Degradation of the 16 nm VLSI Technology Circuits
【24h】

Design Framework to Overcome Aging Degradation of the 16 nm VLSI Technology Circuits

机译:克服16 nm VLSI技术电路老化老化的设计框架

获取原文
获取原文并翻译 | 示例

摘要

Intensive scaling for VLSI circuits is a key factor for gaining outstanding performance. However, this scaling has huge negative impact on the circuit reliability, as it increases the undesired effect of aging degradation on ultradeep submicrometer technologies. Nowadays, Bias Temperature Instability (BTI) aging process has a major negative impact on VLSI circuits reliability. This paper presents a comprehensive framework that assists in designing the fortified VLSI circuits against BTI aging degradation. The framework contains: 1) the novel circuit level techniques that eliminate the effect of BTI (these techniques successfully decrease the power dissipation by 36% and enhance the reliability of VLSI circuits); 2) the evaluation of the reliability of all circuit level techniques used to eliminate BTI aging degradation for 16 nm CMOS technology; and 3) the comparison between the efficiency of all circuit level techniques in terms of power consumption and area.
机译:VLSI电路的密集缩放是获得出色性能的关键因素。但是,这种缩放比例对电路可靠性具有巨大的负面影响,因为它增加了超深亚微米技术的老化退化的不良影响。如今,偏置温度不稳定性(BTI)老化过程对VLSI电路的可靠性具有重大的负面影响。本文提出了一个全面的框架,可帮助设计针对BTI老化退化的强化VLSI电路。该框架包含:1)消除BTI影响的新颖电路级技术(这些技术成功地将功耗降低了36%,并提高了VLSI电路的可靠性); 2)评估用于消除16 nm CMOS技术的BTI老化退化的所有电路级技术的可靠性; 3)所有电路级技术的效率在功耗和面积上的比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号