首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >A Performance-Guided Graph Sparsification Approach to Scalable and Robust SPICE-Accurate Integrated Circuit Simulations
【24h】

A Performance-Guided Graph Sparsification Approach to Scalable and Robust SPICE-Accurate Integrated Circuit Simulations

机译:一种性能指导的图形稀疏化方法,用于可扩展且鲁棒的SPICE精确集成电路仿真

获取原文
获取原文并翻译 | 示例

摘要

To improve the efficiency of direct solution methods in SPICE-accurate integrated circuit (IC) simulations, preconditioned iterative solution techniques have been widely studied in the past decades. However, it is still an extremely challenging task to develop robust yet efficient general-purpose preconditioning methods that can deal with various types of large-scale IC problems. In this paper, based on recent graph sparsification research we propose circuit-oriented general-purpose support-circuit preconditioning (GPSCP) methods to dramatically improve the sparse matrix solution time and reduce the memory cost during SPICE-accurate IC simulations. By sparsifying the Laplacian matrix extracted from the original circuit network using graph sparsification techniques, general-purpose support circuits can be efficiently leveraged as preconditioners for solving large Jacobian matrices through Krylov-subspace iterations. Additionally, a performance model-guided graph sparsification framework is proposed to help automatically build nearly-optimal GPSCP solvers. Our experiment results for a variety of large-scale IC designs show that the proposed preconditioning techniques can achieve up to runtime speedups and memory reduction in DC and transient simulations when compared to state-of-the-art direct solution methods.
机译:为了提高SPICE精确集成电路(IC)仿真中直接求解方法的效率,在过去的几十年中,对预处理迭代求解技术进行了广泛的研究。然而,开发能够处理各种类型的大规模集成电路问题的强大而有效的通用预处理方法仍然是一项极富挑战性的任务。在本文中,基于最近的图形稀疏化研究,我们提出了面向电路的通用支持电路预处理(GPSCP)方法,以显着改善稀疏矩阵的求解时间,并在SPICE精确的IC仿真过程中降低存储成本。通过使用图稀疏化技术稀疏化从原始电路网络中提取的拉普拉斯矩阵,通用支持电路可以有效地用作通过Krylov子空间迭代求解大型Jacobian矩阵的前提条件。此外,提出了一种基于性能模型的图形稀疏化框架,以帮助自动构建接近最佳的GPSCP求解器。我们针对各种大规模IC设计的实验结果表明,与最新的直接解决方案方法相比,所提出的预处理技术可以在DC和瞬态仿真中实现运行时加速和内存减少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号