首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >Coupling-Aware Length-Ratio-Matching Routing for Capacitor Arrays in Analog Integrated Circuits
【24h】

Coupling-Aware Length-Ratio-Matching Routing for Capacitor Arrays in Analog Integrated Circuits

机译:模拟集成电路中电容器阵列的耦合感知长度比匹配路由

获取原文
获取原文并翻译 | 示例

摘要

Capacitance-ratio mismatch in a switched-capacitor circuit could significantly degrade circuit performance. In the nanometer era, the parasitic effects and lengths of interconnects both have significant impacts on the capacitance ratio. This paper presents the first routing work for the problem of coupling-aware length-ratio-matching routing for capacitor arrays in analog integrated circuits. The router adopts a two-stage approach of topology generation followed by detailed routing to route unit capacitors such that the coupling-aware wire length ratio can match the desired capacitance ratio. Given a length ratio, in particular, the length-ratio-matching routing problem can be handled by transforming the problem into an easier classical wirelength minimization one. Experimental results show that our algorithm can solve the addressed problem with substantially smaller costs.
机译:开关电容器电路中的电容比不匹配会严重降低电路性能。在纳米时代,寄生效应和互连的长度都对电容比产生重大影响。本文介绍了针对模拟集成电路中电容器阵列的耦合感知的长度比匹配路由问题的第一个路由工作。路由器采用两阶段拓扑生成方法,然后进行详细的布线以对单元电容器进行布线,以使耦合感知导线长度比可以匹配所需的电容比。特别是在给定长度比的情况下,可以通过将长度比匹配的布线问题转换成更简单的经典线长最小化来解决该问题。实验结果表明,我们的算法能够以较小的成本解决所解决的问题。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号