首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Parallelized Network-on-Chip-Reused Test Access Mechanism for Multiple Identical Cores
【24h】

Parallelized Network-on-Chip-Reused Test Access Mechanism for Multiple Identical Cores

机译:多个相同核心的并行片上网络重用测试访问机制

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a new network-on-chip (NoC)-reused test access mechanism (TAM) for testing multiple identical cores. It can test multiple cores concurrently and identify faulty cores to derate the chip by excluding the core. In order to minimize the test time, the TAM utilizes the majority value of test response data. All of the cores can thereby be tested in parallel and test costs (in both test pins and test time) are exactly the same as those for a single core. The hardware overhead is minimized by reusing the NoC infrastructures and transfer-counters are designed as a majority analyzer. The experimental results in this paper show that the proposed TAM can test multiple cores in the same time as a single core and with negligible hardware overhead.
机译:本文提出了一种新的重用片上网络(NoC)的测试访问机制(TAM),用于测试多个相同的内核。它可以同时测试多个内核,并通过排除内核来确定故障内核,从而降低芯片的性能。为了最小化测试时间,TAM利用了测试响应数据的多数值。因此,所有内核都可以并行测试,并且测试成本(在测试引脚和测试时间内)与单个内核的成本完全相同。通过重用NoC基础架构,将硬件开销降至最低,并且传输计数器被设计为多数分析器。本文的实验结果表明,提出的TAM可以同时测试多个内核,而单个内核却可以忽略不计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号