首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Invisible-Scan: A Design-for-Testability Approach for Functional Test Sequences
【24h】

Invisible-Scan: A Design-for-Testability Approach for Functional Test Sequences

机译:Invisible-Scan:功能测试序列的可测试性设计方法

获取原文
获取原文并翻译 | 示例

摘要

Functional test sequences can detect defects that are not detected by scan-based tests, but overall, achieve a lower gate-level fault coverage than scan-based tests. Design-for-testability (DFT) approaches for functional test sequences cause the sequences to deviate from functional operation conditions in arbitrary ways over the entire design. This paper introduces the concept of invisible-DFT as a DFT approach for functional test sequences, where the effects of activating the DFT logic are confined to selected logic blocks. This paper develops an invisible-scan approach. Considering a single logic block, the procedure described in this paper inserts scan shift cycles into a functional test sequence while maintaining the same primary input and output sequences for the logic block. This makes the activation of the DFT logic invisible to other logic blocks. The procedure allows a limited number of primary output vectors to be corrected for this purpose. Experimental results are presented to demonstrate the increase in fault coverage that can be achieved by invisible-scan.
机译:功能测试序列可以检测基于扫描的测试无法检测到的缺陷,但总的来说,与基于扫描的测试相比,可以实现更低的门级故障覆盖率。功能测试序列的可测试性设计(DFT)方法导致序列在整个设计中以任意方式偏离功能操作条件。本文介绍了不可见DFT作为功能测试序列的DFT方法的概念,其中激活DFT逻辑的作用仅限于选定的逻辑块。本文开发了一种不可见扫描方法。考虑到单个逻辑块,本文描述的过程将扫描移位周期插入功能测试序列,同时为逻辑块保留相同的主要输入和输出序列。这使得DFT逻辑的激活对其他逻辑块不可见。该过程允许为此目的校正有限数量的主输出向量。实验结果表明,通过不可见扫描可以增加故障覆盖率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号