首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >A Millimeter Wave Loss-Aware Methodology for Switchless PALNA Integrated Circuit Design
【24h】

A Millimeter Wave Loss-Aware Methodology for Switchless PALNA Integrated Circuit Design

机译:用于无开关PALNA集成电路设计的毫米波损失感知方法

获取原文
获取原文并翻译 | 示例

摘要

Phased array element RF front ends typically use single pole double throw switches or circulators with high isolation to prevent leakage of transmit energy into the receiver circuits. However, as phased-array designs scale to the millimeter-wave range, with high degrees of integration, physical size, and performance degradations associated with switches and circulators can present challenges in meeting system performance and SWAP requirements. This paper provides a loss-aware methodology for analysis and design of switchless transmit/receive (T/R) circuits. The methodology provides design insights and a practical, generally applicable approach for solving the multivariable optimization problem of switchless power amplifier/low-noise amplifier (PALNA) matching networks, which present optimal matching impedances to both the PALNA while maximizing power transfer efficiency and minimizing dissipative losses in each T/R mode of operation. An example design in global foundries 32SOI CMOS at W-band using the proposed methodology is presented. The design achieves simulated maximum power added efficiency of 18% in transmit and noise figure of 7.5 dB in receive at 94 GHz.
机译:相控阵元件RF前端通常使用具有高隔离度的单刀双掷开关或循环器,以防止发射能量泄漏到接收器电路中。但是,由于相控阵设计可扩展到毫米波范围,因此与开关和环行器相关的高度集成,物理尺寸以及性能下降可能会给满足系统性能和SWAP要求带来挑战。本文提供了一种无损感知方法,用于无开关发射/接收(T / R)电路的分析和设计。该方法为解决无开关功率放大器/低噪声放大器(PALNA)匹配网络的多变量优化问题提供了设计见解和实用,普遍适用的方法,该网络对PALNA都提供了最佳的匹配阻抗,同时最大程度地提高了功率传输效率并最小化了耗散每个T / R操作模式中的损耗。提出了使用所提出的方法在W波段的全球代工厂32SOI CMOS中进行的示例设计。该设计在94 GHz时在发射方面实现了18%的模拟最大功率附加效率,在接收端实现了7.5 dB的噪声系数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号