首页> 外文期刊>IEEE Transactions on Circuits and Systems. I, Regular Papers >Current mode, low-power, on-chip signaling in deep-submicron CMOS technology
【24h】

Current mode, low-power, on-chip signaling in deep-submicron CMOS technology

机译:深亚微米CMOS技术中的电流模式,低功耗,片上信令

获取原文
获取原文并翻译 | 示例

摘要

This paper reports an analogy between on-chip signaling and digital communication over a band-limited channel. This analogy has been used to design a scheme for low-power, on-chip signaling, robustly resistant to power-supply noise. The technique uses multilevel, current-mode signaling as its core. The number of levels is determined by estimating the bandwidth of the wire. A closed-form expression has been presented here describing the bandwidth of a wire modeled as a first-order RLC circuit. An algorithm is presented for computing the levels of the current given target bit rate, bit-error rate, and wire characteristics. Simulation results using HSPICE from Avant! show that the algorithm for computing the wire bandwidth presented here has an average error of less than 10%. Experimental results on a set of benchmark signaling problems implemented in a 0.25-μm 2.5-V CMOS process, show that using four levels of current instead of the standard two levels allows a two-fold reduction in the power and a reduction of 1.4 times the area.
机译:本文报道了在带限通道上的片上信令和数字通信之间的类比。这个比喻已被用来设计一种低功耗,片上信令的方案,该方案具有强大的抗电源噪声能力。该技术使用多级电流模式信令作为其核心。通过估计导线的带宽来确定级别数。这里已经给出了一个封闭形式的表达式,描述了建模为一阶RLC电路的导线的带宽。提出了一种算法,用于计算当前给定目标比特率,误码率和线路特性的电平。使用Avant的HSPICE进行仿真的结果!结果表明,此处介绍的用于计算导线带宽的算法的平均误差小于10%。在0.25μm2.5V CMOS工艺中实现的一组基准信号问题的实验结果表明,使用四级电流而不是标准的两级电流可以使功耗降低两倍,并降低1.4倍。区域。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号