首页> 外文期刊>IEEE Transactions on Circuits and Systems. I, Regular Papers >Digital Background Correction of Harmonic Distortion in Pipelined ADCs
【24h】

Digital Background Correction of Harmonic Distortion in Pipelined ADCs

机译:流水线ADC谐波失真的数字背景校正

获取原文
获取原文并翻译 | 示例

摘要

Pipelined analog-to-digital converters (ADCs) are sensitive to distortion introduced by the residue amplifiers in their first few stages. Unfortunately, residue amplifier distortion tends to be inversely related to power consumption in practice, so the residue amplifiers usually are the dominant consumers of power in high-resolution pipelined ADCs. This paper presents a background calibration technique that digitally measures and cancels ADC error arising from distortion introduced by the residue amplifiers. It allows the use of higher distortion and, therefore, lower power residue amplifiers in high-accuracy pipelined ADCs, thereby significantly reducing overall power consumption relative to conventional pipelined ADCs.
机译:流水线模数转换器(ADC)对残留放大器在其前几个阶段引入的失真敏感。不幸的是,实际上,残留放大器的失真往往与功耗成反比,因此残留放大器通常是高分辨率流水线ADC中功耗的主要消耗者。本文提出了一种背景校准技术,该技术可以数字方式测量和消除由残留放大器引入的失真引起的ADC误差。它允许在高精度流水线ADC中使用较高的失真,从而降低功率残留放大器,从而相对于传统的流水线ADC大大降低了总功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号