首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Jointly Designed Architecture-Aware LDPC Convolutional Codes and High-Throughput Parallel Encoders/Decoders
【24h】

Jointly Designed Architecture-Aware LDPC Convolutional Codes and High-Throughput Parallel Encoders/Decoders

机译:联合设计的可感知体系结构的LDPC卷积码和高吞吐量并行编码器/解码器

获取原文
获取原文并翻译 | 示例

摘要

A novel design approach is proposed for low-density parity-check convolutional codes (LDPC-CCs), that jointly optimizes the code, encoder and decoder to achieve high-throughput parallel encoding and decoding. A series of implementation-oriented constraints are applied to construct architecture-aware (AA) codes by introducing algebraic structures into the parity-check matrix. The resulting AA codes have bit error rate performance comparable to other published LDPC-CCs. Given these AA LDPC-CCs, new architectures are proposed for a parallel LDPC-CC encoder with built-in termination and an LDPC-CC decoder that is parallel in the node dimension as well as pipelined in the iteration dimension. ASIC synthesis results for a 90-nm CMOS process show that the proposed encoder and the decoding processor achieve 2.0-Gbps throughputs at 250-MHz clock frequencies within silicon areas of 0.1 mm2 and 1 mm2 respectively.
机译:提出了一种针对低密度奇偶校验卷积码(LDPC-CC)的新颖设计方法,该方法共同优化了码,编码器和解码器,以实现高吞吐量的并行编码和解码。通过将代数结构引入奇偶校验矩阵,将一系列面向实现的约束应用于构造体系结构(AA)代码。所得的AA码具有与其他已发布的LDPC-CC相当的误码率性能。考虑到这些AA LDPC-CC,针对具有内置终端的并行LDPC-CC编码器和在节点维度上并行且在迭代维度上以流水线化的LDPC-CC解码器,提出了新的架构。针对90 nm CMOS工艺的ASIC综合结果表明,所提出的编码器和解码处理器分别在0.1 mm2和1 mm2的硅面积内以250 MHz时钟频率实现2.0 Gbps的吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号