首页> 外文期刊>IEEE Transactions on Signal Processing >Joint (3, k)-Regular LDPC Code and Decoder/Encoder Design
【24h】

Joint (3, k)-Regular LDPC Code and Decoder/Encoder Design

机译:联合(3,k)-常规LDPC码和解码器/编码器设计

获取原文
获取原文并翻译 | 示例
           

摘要

Recently, low-density parity-check (LDPC) codes have attracted a lot of attention in the coding theory community. However, their real-world applications are still problematic mainly due to the lack of effective decoder/encoder hardware design approaches. In this paper, we present a joint (3, k)-regular LDPC code and decoder/encoder design technique to construct a class of (3, k)-regular LDPC codes that not only have very good error-correcting capability but also exactly fit to high-speed partly parallel decoder and low-complexity encoder implementations. We also develop two techniques to further modify this joint design scheme to achieve more flexible tradeoffs between decoder hardware complexity and decoding speed.
机译:最近,低密度奇偶校验(LDPC)码在编码理论界引起了很多关注。但是,由于缺乏有效的解码器/编码器硬件设计方法,其实际应用仍然存在问题。在本文中,我们提出了一种联合的(3,k)常规LDPC码和解码器/编码器设计技术,以构造一类(3,k)常规LDPC码,它不仅具有非常好的纠错能力,而且还具有精确的纠错能力。适用于高速部分并行解码器和低复杂度编码器实现。我们还开发了两种技术来进一步修改此联合设计方案,以在解码器硬件复杂度和解码速度之间实现更灵活的折衷。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号