首页> 外文期刊>Signal Processing, IEEE Transactions on >Jointly Designed Architecture-Aware LDPC Convolutional Codes and Memory-Based Shuffled Decoder Architecture
【24h】

Jointly Designed Architecture-Aware LDPC Convolutional Codes and Memory-Based Shuffled Decoder Architecture

机译:联合设计的可感知架构的LDPC卷积码和基于存储器的混洗解码器架构

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we jointly design architecture-aware (AA) low-density parity-check convolutional codes (LDPC-CCs) and the associated memory-based decoder architecture based on shuffled message-passing decoding (MPD). We propose a method for constructing AA-LDPC-CCs that can facilitate the design of a memory-based shuffled decoder using parallelization in both iteration and node dimensions. Through the use of shuffled MPD, the number of base processors and, hence, the decoder area is significantly reduced, since a fewer number of iterations is required in order to achieve a desired error performance. In addition, the use of memory instead of registers minimizes the implementation cost of each base processor. In the memory-based decoder, collisions in memory access can be avoided and the difficulty in exchanging information between iterations (processors) is overcome by using simple permutation networks. To demonstrate the feasibility of the proposed techniques, we constructed a time-varying (479, 3, 6) AA-LDPC-CC and implemented its associated shuffled decoder using a 90-nm CMOS process. This decoder comprises 11 processors, occupies an area of 5.36 ${rm mm}^{2}$, and achieves an information throughput of 1.025 Gbps at a clock frequency of 256.4 MHz based on post-layout results.
机译:在本文中,我们联合设计了可感知架构(AA)的低密度奇偶校验卷积码(LDPC-CC)和相关的基于洗牌的消息传递解码(MPD)的基于内存的解码器架构。我们提出了一种用于构造AA-LDPC-CC的方法,该方法可以在迭代和节点维度上使用并行化来简化基于内存的混洗解码器的设计。通过使用混洗的MPD,显着减少了基本处理器的数量,从而减少了解码器的面积,因为需要较少的迭代次数即可实现所需的错误性能。此外,使用存储器代替寄存器可以最大程度地降低每个基本处理器的实施成本。在基于存储器的解码器中,可以避免存储器访问中的冲突,并且可以通过使用简单的置换网络来克服在迭代(处理器)之间交换信息的困难。为了证明所提出技术的可行性,我们构建了时变(479,3,6)的AA-LDPC-CC,并使用90 nm CMOS工艺实现了其相关的混洗解码器。该解码器包含11个处理器,占地5.36 $ {rm mm} ^ {2} $,根据布局后结果,在256.4 MHz的时钟频率下实现了1.025 Gbps的信息吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号